

# Welcome to *ECE 116C/CS 151B*Fall 2023



### Lecture 1 – Introduction

#### (ECE M116C- CS M151B) Computer Architecture Systems

#### Nader Sehatbakhsh

Department of Electrical and Computer Engineering University of California, Los Angeles

# Plan for today

- Brief Introduction
- Administrivia
- Q/A
- Basic Concepts



### About Me

- Got my PhD in computer science from Georgia Tech in 2020.
- Fourth time teaching this course at UCLA;
- Research interests:
  - Computer Architecture with emphasis on security and privacy; IoT security and privacy.



### About Me

- Got my PhD in computer science from Georgia Tech in 2020.
- Fourth time teaching this course at UCLA;

#### • Research interests:

- Computer Architecture with emphasis on security and privacy; IoT security and privacy.
- \* Contact me if you are interested in doing research!
- \* Special Topic Course on Computer Engineering Security in Winter.



### About Me





# How to pronounce my name

- Naaaaaaa der
- Se − hat − bakhsh





## How to pronounce my name

- Naaaaaaa der
- Se − hat − bakhsh

- You can call me:
  - Dr. Sehat / Professor / Professor Sehat / Nader
     (Don't call me Dr. Nader or Professor Nader.) Please DON'T





### Contact Information

- DM me on Campuswire.
  - You can contact me to ask questions or setting an appointment for office hours.
- Email me for more serious questions/issues:
  - o nsehat@ee.ucla.edu
- Office Hours:
  - Thursdays 4-5 PM, In-person (Office: BH 6731-G).
  - Appointment (Zoom or in-person).



### How was YOUR summer?







PJ in Fall





# Anything interesting to share? (bonus)



### **TAs**



Justin Feng



Pooya Aghanoury



Fatemeh Arkannezhad



DM on Campuswire.

No discussion

tomorrow.

# Please Introduce Yourself on Padlet (link)



### Lecture Format

- In-person lectures (unless we have to switch to online).
- Lectures will be recorded and posted online (YouTube).
  - Hopefully with good quality and within 24 hours.
  - Online Zoom attendance is not allowed.
- Attendance is encouraged but not mandatory (except for quizzes).
- Please follow UCLA's COVID-19 guidelines.



### Slides

 Slides (in PDF) will be shared on the website by midnight the day before each lecture.

 Link to website: <u>https://ssysarch.github.io/ECE\_MI16C-CS\_MI51B/F23/schedule.html</u>

Last year materials can be found in .../F22/...

In-class notes will NOT be shared!



## Campuswire

- Please enroll ASAP (details on Bruinlearn).
- Strongly encourage you to ASK and ANSWER questions on Campuswire.
  - Questions can be about the lectures, assignments, and relevant topics to the course. Everything is anonymous! (except your participation scores)
  - TAs and I will regularly check the website.
- Participate in the discussion. There will be bonus points at the end of the quarter.



### Exams/Quizzes

• No Final (or midterm).

#### • 3 quizzes

- In-person. I-I.5-hour. Previous samples are on the website.
- O Dates:
  - Oct. 31 (Tue.W5), Nov. 21 (Tue.W8), Dec. 7 (Th.W10).
- If you cannot attend, contact me ASAP.



### Homework

- Several Homeworks (roughly 4-6)
  - Usually short.
  - Sometimes one or two mini programming questions.
  - Will be posted on Gradescope typically on Fridays. Submit on Gradescope.
  - No late submissions.
  - Deadline: usually one week from the posting date.

#### No SHARING!



## Projects

- Two (larger) Projects / Computer Assignment
  - Designing a processor using C/C++
  - On the first you design the datapath and controller of a single-cycle processor.
  - The second project is the continuation of the first one (mostly), and will be about adding more advanced features.
  - Submission through Gradescope. Auto-graded.
  - Late submission allowed under special circumstances.
  - Honors Students...



# Grading

- Projects 30%
- Homework 10%
- Quizzes 55%
- Participation 5%
  - Participation includes being active on Campuswire (posting questions and answers, discussions), OR class Participation.
- Some **bonuses** along the way ...



# **Grading Policies**

- One homework assignment can be dropped no question asked.
- We might do weighted averaging for your quizzes.
- Grading: absolute grading; giving as much A and B as possible

```
97%: A+, 92%: A, 88%: A-, 80%: B+, 75%: B, 70%: B-, 65%: C+, 60%: C, 40%: D, <40%: F
```

(These ranges might be scaled up.)



# Participation

- You will earn points in two ways:
  - Class participation: each lecture, you need to check in using the QR code.
    - Use the exact same format each time you print your name. We will count those and if you use a different format our script won't catch it!
    - Make sure to use the correct password each time!
    - You need to attend at least 70% of the classes to get the full credit.
  - Campuswire Reputation Points: you can track your points on Campuswire. Each question, answer, like, etc. gives you points.
    - You need 50 points (might change) to receive full credit.



# Participation

• Scan the QR code.

• Use this password:





# Navigating the Course Information

- Course Website: https://ssysarch.ee.ucla.edu/courses/ECE MI16C-CS MI51B/F23/index.html
  - Lectures, videos, assignments, projects
- Campuswire:
  - Announcements, Q/A, discussions, DM.
- Gradescope:Submitting assignments and projects.



### Waitlist and PTE

- The people already on the waitlist (6) will get in automatically.
- The class is (almost) full. We officially have ten more spots left and there seems to be an issue with the waitlist. To request for PTE, fill in the form in the next page.
- Requests will be considered in case-by-case basis, the priority will be given to those who are graduating and graduate students.





# Scan this to request PTEs $\rightarrow$





### Discussion Sessions and TA Office Hours

- Two recorded videos (by two different TAs) will be posted each week (Thursday and/or Friday).
- The two TAs will hold office hours on Monday and Friday. (Mine is on Thursdays).
  - Details about the rooms and exact times will be posted on Campuswire.

Ignore the discussion sessions.



### **Honors Section**

 Classes on Thursdays at 2. No class this week and next week. Lectures will be mostly about the project.

- The plan is using a different project.
  - o If you are interested in Verilog and hardware implementation, consider taking it.



### Textbook

David A. Patterson and John L. Hennessy, Computer Organization and Design: the Hardware/Software Interface: RISC-V Edition

- Optional, we will assign readings from some chapters.
- We won't cover all the chapters.



### Questions?



# Why this course?

- Interaction between software and the underlying hardware.
  - Every computer scientist and engineer needs to know this.
- What are the important metrics, what have been the trends, and where are we heading?
- What are the limitations and why?



Why (deep) machine learning is increasingly more capable?

Why we didn't/couldn't invent ChatGPT 20 years ago?





Slides were borrowed from Bill Dally's keynote at ERI Summit.



### Hardware is the bottleneck!





## Improvements





Learning about what causes this significant improvement is *important*, *impactful*, and *useful* for your career.



#### What we'll learn about hardware

- Hardware-Software interface: Instruction-Set-Architecture (ISA)
- How ISA is implemented, and how different hardware components are organized: Microarchitecture
- Main principles and techniques in designing a Processor: pipelining, speculation, parallelism
- Memory hierarchy design: caches and main memory
- Multicore systems: coherency, consistency
- Advanced Topics: GPUs



#### What we'll be focused on: Hardware/ Software Interaction





# Let's begin ...



# How do computers work?



#### How do computers work?

 We can see a computer as a box that runs our programs and shows us the results (display, print, etc.)



# How do computers work we see computers?

• We can see a computer as a box [with multiple layers] that runs our programs and shows us the results (display, print, etc.).



# How do computers work we see computers?

• We can see a computer as a box [with multiple layers] that runs our programs and shows us the results (display, print, etc.).

→ We define these layers as **abstraction** layers.



## Using Abstraction

 We see/define a computer as a box with multiple layers of abstraction.

• Depending on which layer we want to work on, we *abstract away* the irrelevant layers.



# Using Abstraction

 We see/define a computer as a box with multiple layers of abstraction.

- Depending on which layer we want to work on, we abstract away the irrelevant layers.
  - The *main benefit* is that we don't need to know the unnecessary details of the other layers in order to be able to work on our layer.



# Computer Abstractions (simplified)





## Computer Abstractions (simplified)



#### Application software

- Translation from algorithm to code
- Written in high-level language (e.g., C, JAVA)

#### System software

- Compiler: translates HLL code to machine code
- Operating System: service code
  - Handling input/output
  - Managing memory and storage
  - Scheduling tasks & sharing resources

#### Hardware

Processor, memory,I/O controllers



#### Computer Abstractions

- Application software
  - Translation from algorithm to code

#### Watch This:

https://www.youtube.com/watch?v= y-5nZAbgt4

- Managing memory and storage
- Scheduling tasks & sharing resources
- Hardware
  - Processor, memory,I/O controllers



#### How do computers work?

- Theoretical and Historical Points of View
  - Turing machines and history of electronics and computers.

#### Watch This:

- Theory of Computation: <a href="https://www.youtube.com/watch?v=PLVCscCY4xl">https://www.youtube.com/watch?v=PLVCscCY4xl</a>
- History of Computers: <a href="https://www.youtube.com/watch?v=pBiVyEfZVUU">https://www.youtube.com/watch?v=pBiVyEfZVUU</a>



## Level of Program Code

- High-level language
  - Level of abstraction closer to problem domain
  - Provides for productivity and portability
- Assembly language
  - Textual representation of instructions
  - Architecture-dependent.
- Hardware representation
  - Binary digits (bits)
  - Encoded instructions and data



program (for MIPS) 000000010100001000000000011000 0000000000110000001100000100001 100011000110001000000000000000000 101011001111001000000000000000000 101011000110001000000000000000100 



App App App
System Software

Mem CPU I/O













**Challenge:** How to maintain compatibility?



# Challenge: How to maintain compatibility?



\*Image was taken from daria.fandom,com

Let's make this **contract**. We (SW and Sys. SW) promise to always give you a program with only a set of known instructions, and you (HW) promise to be able to execute those!



\*Image was taken from Shutterstock.com







• ISA is the *interface* between hardware and software.



- ISA is the *interface* between hardware and software.
- It allows HW and SW to change/evolve independently.



- ISA is the interface between hardware and software.
- It allows HW and SW to change/evolve independently.
- SW sees:
  - Functional description of hardware:
    - I) Storage locations (e.g., memory)
    - 2) Operations (e.g., add)



- ISA is the *interface* between hardware and software.
- It allows HW and SW to change/evolve independently.
- SW sees:
  - Functional description of hardware:
    - I) Storage locations (e.g., memory)
    - 2) Operations (e.g., add)
- HW sees:
  - List of instructions and their order.



- In this course, we will use RISC-V ISA (why?)
- Details in next few lectures...



# What is the main objective in architecting a computer?



# What is the main objective in architecting a computer?



• Make *efficient* computers

\*Image was taken from <a href="https://www.theunionjournal.com/product-manager-vs-project-manager-the-main-difference/">https://www.theunionjournal.com/product-manager-vs-project-manager-the-main-difference/</a>





• *Fast* (duh!)

aka *performance*.



- Performance
- Power Consumption



- Performance
- Power Consumption
- Cost



- Performance
- Power Consumption
- Cost
- Reliable and Secure



- Performance
- Power Consumption
- Cost
- Reliable and Secure

→ *Performance* is typically the most important metric, but depending on the application, that might change.



#### Past, present, (and future)



#### Past, present, (and future)



#### We've come a looong way!



ENIAC, the world's first general-purpose electronic computer ~ **1945**.



VAX-11, one of the first workstation computers, developed in 1970s.

Several other personal computers, including Scelbi & Mark-8 Altair, IBM 5100, Radio Shack's TRS-80 (known as the "Trash 80"), the Commodore PET, and first Apple computer, were also introduced in 70s.



<sup>\*</sup>Images were taken from Hennessy Patterson Book [1].





This chart plots performance relative to the VAX 11/780 on average.

A modern Intel Core i7 processor has about <u>50k</u> higher performance than VAX.







This chart plots the clock rate and power consumption of Intel microprocessors over time.



This chart plots the clock rate and power consumption of Intel microprocessors over time.

A modern Intel Core i5 processor has about <u>300</u> times faster clock rate than the first version.





Memory (DRAM) capacity over time.

A modern DRAM has about 2<sup>LZ</sup> times more space than the first version of DRAM.

\*Plot was taken from Hennessy Patterson Book [1].



## We've come a looong way!

| Year | Name                            | Size<br>(cu. ft.) | Power<br>(watts) | Performance<br>(adds/sec) | Memory<br>(KB) | Price       | Price/<br>performance<br>vs. UNIVAC | Adjusted<br>price<br>(2007 \$) | Adjusted<br>price/<br>performance<br>vs. UNIVAC |
|------|---------------------------------|-------------------|------------------|---------------------------|----------------|-------------|-------------------------------------|--------------------------------|-------------------------------------------------|
| 1951 | UNIVAC I                        | 1,000             | 125,000          | 2,000                     | 48             | \$1,000,000 | 1                                   | \$7,670,724                    | 1                                               |
| 1964 | IBM S/360<br>model 50           | 60                | 10,000           | 500,000                   | 64             | \$1,000,000 | 263                                 | \$6,018,798                    | 319                                             |
| 1965 | PDP-8                           | 8                 | 500              | 330,000                   | 4              | \$16,000    | 10,855                              | \$94,685                       | 13,367                                          |
| 1976 | Cray-1                          | 58                | 60,000           | 166,000,000               | 32,000         | \$4,000,000 | 21,842                              | \$13,509,798                   | 47,127                                          |
| 1981 | IBM PC                          | 1                 | 150              | 240,000                   | 256            | \$3,000     | 42,105                              | \$6,859                        | 134,208                                         |
| 1991 | HP 9000/<br>model 750           | 2                 | 500              | 50,000,000                | 16,384         | \$7,400     | 3,556,188                           | \$11,807                       | 16,241,889                                      |
| 1996 | Intel PPro<br>PC (200 MHz)      | 2                 | 500              | 400,000,000               | 16,384         | \$4,400     | 47,846,890                          | \$6,211                        | 247,021,234                                     |
| 2003 | Intel Pentium 4<br>PC (3.0 GHz) | 2                 | 500              | 6,000,000,000             | 262,144        | \$1,600     | 1,875,000,000                       | \$2,009                        | 11,451,750,000                                  |
| 2007 | AMD Barcelona<br>PC (2.5 GHz)   | 2                 | 250              | 20,000,000,000            | 2,097,152      | \$800       | 12,500,000,000                      | \$800                          | 95,884,051,042                                  |

<sup>\*</sup>Table was taken from Hennessy Patterson Book [1].



## We've come a looong way!

| Year | Name                            | Size<br>(cu. ft.) | Power<br>(watts) | Performance<br>(adds/sec) | Memory<br>(KB) | Price       | Price/<br>performance<br>vs. UNIVAC | Adjusted price (2007 \$) | Adjusted<br>price/<br>performance<br>vs. UNIVAC | 147.      |                     |
|------|---------------------------------|-------------------|------------------|---------------------------|----------------|-------------|-------------------------------------|--------------------------|-------------------------------------------------|-----------|---------------------|
| 1951 | UNIVAC I                        | 1,000             | 125,000          | 2,000                     | 48             | \$1,000,000 | 1                                   | \$7,670,724              | 1                                               | We've     | made                |
| 1964 | IBM S/360<br>model 50           | 60                | 10,000           | 500,000                   | 64             | \$1,000,000 | 263                                 | \$6,018,798              | 319                                             |           | smaller,<br>cheaper |
| 1965 | PDP-8                           | 8                 | 500              | 330,000                   | 4              | \$16,000    | 10,855                              | \$94,685                 | 13,367                                          |           | •                   |
| 1976 | Cray-1                          | 58                | 60,000           | 166,000,000               | 32,000         | \$4,000,000 | 21,842                              | \$13,509,798             | 47,127                                          | Computers | •                   |
| 1981 | IBM PC                          | 1                 | 150              | 240,000                   | 256            | \$3,000     | 42,105                              | \$6,859                  | 134,208                                         |           |                     |
| 1991 | HP 9000/<br>model 750           | 2                 | 500              | 50,000,000                | 16,384         | \$7,400     | 3,556,188                           | \$11,807                 | 16,241,889                                      |           |                     |
| 1996 | Intel PPro<br>PC (200 MHz)      | 2                 | 500              | 400,000,000               | 16,384         | \$4,400     | 47,846,899                          | \$6,211                  | 247,021,234                                     |           |                     |
| 2003 | Intel Pentium 4<br>PC (3.0 GHz) | 2                 | 500              | 6,000,000,000             | 262,144        | \$1,600     | 1,875,000,000                       | \$2,009                  | 11,451,750,000                                  |           |                     |
| 2007 | AMD Barcelona<br>PC (2.5 GHz)   | 2                 | 250              | 20,000,000,000            | 2,097,152      | \$800       | 12,500,000,000                      | \$800                    | 95,884,051,042                                  |           |                     |

<sup>\*</sup>Table was taken from Hennessy Patterson Book [1].





- The short answer:
  - → A combination of new technologies and innovative techniques.



1. Advancements in microelectronics and fabrication technologies.

| Year | Technology                 | Relative performance/cost |
|------|----------------------------|---------------------------|
| 1951 | Vacuum tube                | 1                         |
| 1965 | Transistor                 | 35                        |
| 1975 | Integrated circuit (IC)    | 900                       |
| 1995 | Very large scale IC (VLSI) | 2,400,000                 |
| 2013 | Ultra large scale IC       | 250,000,000,000           |

→ Better performance per cost, better power efficiency and MORE TRANSISTORS



#### Moore's Law



#### Moore's Law

"The number of transistors in an IC doubles every two years."

- Moore's law, in essence, is less about the performance and is more about the economy.
- It suggests that the cost per transistor reduces every year (i.e., faster chips with same price).



## Moore's Law Impacts

★ What happens to other metrics when the number of transistors doubles?

★ How does the scaling work?



## Dennard's Scaling Law

 According to Moore's law, the number of transistors on a chip doubles every two years, thus each transistor's area is reduced by 50% (or every dimension by 0.7x).



#### Dennard's Scaling Law Impacts

- Voltage is reduced by -30% (0.7x) to keep the electric field constant. ( $\nabla = E \bot$ )
- L is reduced, thus delays are reduced by -30% (x = Vt)
- Frequency is increased by +40% (f = 1/t)
- Capacitance is reduced by -30% (C = kA/L)



## Scaling Power and Energy

$$P = CV^2 f$$



## Scaling Power and Energy

$$P = CV^2 f$$

 Power consumption per transistor is decreased by -50%.

→ What about the entire chip?



## Scaling Power and Energy

$$P = CV^2 f$$

 Power consumption per transistor is decreased by -50%.

- → What about the entire chip?
  - it stays the same!



# Recap



1. Advancements in microelectronics and fabrication technologies.





School of Engineering



The increase in growth to about 52% since then is attributable to more advanced architectural and organizational ideas.

UCLA Samueli School of Engineering

- 1. Advancements in microelectronics and fabrication technologies.
- 2. Advancements in architectural techniques
  - What this course is about! We will learn about these!
  - This lead to an improvement by a factor of 25 vs. if we had only relied on 1.



#### But wait, there is more...





#### Power Wall!

• Up to 2005, manufacturers could double the processor performance while keeping the power constant.



#### Power Wall!

- Up to 2005, manufacturers could double the processor performance while keeping the power constant.
- Since 2005, due to smaller transistor sizes, static power leakage becomes so dominant that the power consumption did not stay constant.



#### Power Wall!

- Up to 2005, manufacturers could double the processor performance while keeping the power constant.
- Since 2005, due to smaller transistor sizes, static power leakage becomes so dominant that the power consumption did not stay constant.

This phenomenon generally is known as hitting the power wall.



## What happened after 2005?



## What happened after 2005?





#### Multi-Core Era

 Without faster processors, speed up can still be achieved using thread-level, task-level, and program-level parallelism.

→ We will briefly talk about this in the second half of the course.







#### Amdahl's Law

- Performance improvement (speedup) is limited by the part you cannot improve (called sequential part).

$$speed up = \frac{1}{(1-p) + \frac{p}{s}}$$

- P is the part that can be improved (e.g., parallelized),
- S is the factor for improvement (e.g., more cores for parallelization).





#### Multi-Core Era – The *END*









#### Is this it?





#### **Takeaways**

- Historically, performance scaled at a rate of 2x per 24 months.
- Microarchitecture tricks further improved performance (by a factor of 25).
- Scaling stopped due to the "Power Wall" in 2005.
- This caused the era of "Multicores". But it is ending.
- New technologies and techniques are being used to continue the scaling.

→ We need cross-stack approaches!



# Summary



#### **End of Presentation**



## Acknowledgement

- This course is partly inspired by the following courses created by my colleagues:
  - CSI52, Krste Asanovic (UCB)
  - 18-447, James C. Hoe (CMU)
  - CSE141, Steven Swanson (UCSD)
  - CIS 501, Joe Devietti (Upenn)
  - CS4290, Tom Conte (Goergia Tech)
  - 252-0028-00L, Onur Mutlu (ETH)

